## Stepper Motor ASIP

- We will build a simple ASIP that has instruction set specifically aimed at controlling stepper motors
- Instruction set
  - Move motor by a number of (half-)steps
  - Pause between moves
  - Add/subtract, branch, set registers, move data between registers
    - To support loops
  - Move motor to an absolute position (bonus)

## Real-World Example

Such controllers are actually sold as real products

- STP100 motor controller from Pontech
- Contains motor drivers (H bridges)
  - We will build ours on the protoboard

## **ASIP** Requirements

- We want to build a microprocessor whose instruction set directly supports stepper motor control
  - Move motor clockwise/counter-clockwise by a number of steps/half-steps (all combinations)
    - Automatically pause between moves to accommodate the motor's inertia
  - Keep track of motor position
  - Move motor to a desired position (optional)
  - Explicit "pause" instruction
  - Other common instructions to support basic loops

### **ASIP** Architecture

- Very simple
  - 8-bit instructions and data
  - Instruction ROM
  - Register file with 4 registers
    - 2 general purpose (R0 and R1)
    - 2 special purpose
      - R2 stores motor's position (<u>in half steps</u>)
      - R3 determines delay between steps/half-steps
  - Stepper ROM
    - Stores the basic sequence of signals used to drive the motor
  - ALU
    - Performs basic computation
  - Delay logic
    - Implements delay between steps
  - PC, decoder, branch logic, multiplexers

#### • MOVR reg

- Move the motor by a number of full steps specified in the register
- The number in the register is <u>signed</u>, so the motor can move in either direction
- After each step, wait for the amount of time specified in the delay register before proceeding

### • MOVRHS reg

- Move the motor by a number of half-steps specified in a register
- All other requirements are the same as for MOVR

#### PAUSE

- Wait for the amount of time specified inside the delay register
- CLR reg
  - Clear (i.e. set to 0) the specified register
- ADDI reg, imm3
  - Add the 3-bit <u>unsigned</u> immediate operand to the specified register; store the result into the register
- SUBI reg, imm3
  - Subtract the 3-bit <u>unsigned</u> immediate operand from the specified register; store the result into the register

- SR0 imm4
  - Set (fill) 4 <u>lower</u> bits of register 0 with the 4-bit immediate operand
- SRHO imm4
  - Set (fill) 4 <u>higher</u> bits of register 0 with the 4bit immediate operand
- MOV regd, regs
  - Move the content of the regs (source)
     register into regd (destination) register

- BR imm5
  - Branch (<u>unconditionally</u>) to PC+imm5, where
     PC is current program counter and imm5 is
     signed 5-bit immediate
- BRZ imm5
  - If register R0 is zero, branch to PC+imm5,
     where PC is current program counter and
     imm5 is signed 5-bit immediate

#### • MOVA reg

- Move the motor to an absolute position specified in the register
- If the number in the register is different from the current position (R2) move the motor in an appropriate direction until they are the same
  - May involve a combination of steps and half-steps
- After each step (or half-step), wait for the amount of time specified in the delay register before proceeding

#### - BONUS

- If you implement this instruction, you get 1% bonus
- We will not include it in the class discussion

# Instruction Encoding

- Instructions are encoded as binary numbers
- <u>I = immediate</u>
- R = register
- $R_s = source$ register
- $\underline{R}_{\underline{D}}$  = destination register

| 1 | 0 | 0 | I | I       | I       | I     | I       | BR imm5          |  |
|---|---|---|---|---------|---------|-------|---------|------------------|--|
| 1 | 0 | 1 | I | I       | I       | I     | I       | BRZ imm5         |  |
| 0 | 0 | 0 | I | I       | I       | R     | R       | ADDI reg, imm3   |  |
| 0 | 0 | 1 | I | I       | I       | R     | R       | SUBI reg, imm3   |  |
| 0 | 1 | 0 | 0 | I       | I       | I     | I       | SR0 imm4         |  |
| 0 | 1 | 0 | 1 | I       | I       | I     | I       | SRH0 imm4        |  |
| 0 | 1 | 1 | 0 | 0       | 0       | R     | R       | CLR reg          |  |
| 0 | 1 | 1 | 1 | $R_{D}$ | $R_{D}$ | $R_S$ | $R_{S}$ | MOV regd, regs   |  |
| 1 | 1 | 0 | 0 | 0       | 0       | R     | R       | MOVA reg (BONUS) |  |
| 1 | 1 | 0 | 0 | 0       | 1       | R     | R       | MOVR reg         |  |
| 1 | 1 | 0 | 0 | 1       | 0       | R     | R       | MOVRHS reg       |  |
| 1 | 1 | 1 | 1 | 1       | 1       | 1     | 1       | PAUSE 11         |  |

# Instruction Encoding Example

ADDI R1,5

0 0 0 I I I R R

- R1  $\rightarrow$  01
- $5 \rightarrow 101$
- ADDI R1,5  $\rightarrow$  00010101 = 0x13
- BR -3



- $-3 \rightarrow 11101$
- BR  $-3 \rightarrow 10011101 = 0x9D$
- MOVR R0



- R0 → 00
- MOVR R0  $\rightarrow$  11000100 = 0xC4

# Implementing the ASIP

- Create FSMD
- Draw datapath
  - Write Verilog
- Create FSM for the controller
  - Write Verilog
- Put them together
  - Write Verilog
- Test and debug
- You will be given quite a bit of skeleton code, to save you time on unnecessary typing

## Creating FSMD



- Need to specify the actions taken in each stage of the FSMD
  - Based on previous description of the instructions
- Examples
- ADDI req, imm3

SUBI reg, imm3

RF[reg] means register reg in the register file (RF)

### • MOV regd, regs

MOV

RF [regd] 
$$\leftarrow$$
 RF [regs] PC  $\leftarrow$  PC + 1

#### • SRHO imm4

SRH0

RF [0] 
$$\leftarrow$$
 {imm4,RF [0]<sub>3:0</sub>}  
PC  $\leftarrow$  PC + 1

### • BR imm5

BR

$$PC \leftarrow PC + sext(imm5)$$

#### SR0 imm4

SR0

RF 
$$[0] \leftarrow \{RF [0]_{7:4}, imm4\}$$
  
PC  $\leftarrow$  PC + 1

#### CLR reg

**CLR** 

RF [reg] 
$$\leftarrow$$
 0 PC  $\leftarrow$  PC + 1

#### BRZ imm5

**BRZ** 

if (RF[0] == 0)  
PC 
$$\leftarrow$$
 PC + sext(imm5)  
else  
PC  $\leftarrow$  PC + 1

#### PAUSE



• MOVR reg



• MOVRHS reg



## Datapath

- FSMD is complete
- We need to develop datapath that can implement this FSMD
- We could follow the procedure provided in Vahid
  - Many circuit components
  - We will partly follow this procedure, but will simplify things where possible

## Datapath: PC

- Fetching instructions
  - Need a program counter and instruction memory
  - Program counter should be able to count by 1 (be able to increment itself) and be loaded with a new value (on branch)



### Datapath: Decode and Operand Fetch

 Once the instruction is fetched, it should be decoded and operands should be <u>fetched</u>



# Datapath: Computation

- We will have one ALU for most of computing tasks
  - ALU stands for Arithmetic and Logic Unit
  - Our unit should be able to
    - Add (for ADDI, BR, BRZ, MOVR, MOVRHS)
    - Subtract (for SUBI, MOVR, MOVRHS)
    - Set lower 4 bits of a register (for SR0)
    - Set higher 4 bits of a register (for SRH0)



# Datapath: Operand Selection

- ALU computes many different operations
  - Also on different operands
  - Need multiplexers to choose one of several possible operands
- Operand a can be
  - PC (for BR)
  - Register specified by the instruction (for ADDI, SUBI,...)
  - Special register
    - R2 (i.e. RF[2], which contains position, for MOVR, MOVRHS)
    - R0 (for SR0, SRH0)



# Datapath: Operand Selection...

- Operand b can be
  - Register specified by the instruction (for MOVA – bonus)
  - Immediate (for ADDI, SUBI,...)
  - Constant value 1 (for MOVRHS)
  - Constant value 2 (for MOVR)



# Datapath: ALU + Muxes



### Datapath: Computation

**ADDI** 

- One ALU will perform all functions
  - ADDI reg, imm3
  - For ADDI it will perform addition



## Datapath: Writing the Result

- ADDI reg, imm3
- The result is written back to the same register



# ADDI: Cycle by Cycle



## Datapath: BRZ

BRZ

What do we need to add to the datapath to implement

the BRZ instruction



### BRZ: Cycle by Cycle (Branch Taken)



### BRZ: Cycle by Cycle (Branch Not Taken)



May or may not compute this: It doesn't matter because it's not used!

# Datapath: MOVR

 What do we need to add to the datapath to implement MOVR STAGE 2 the MOVR instruction ◆ go to FETCH if TEMP == 0PC ← PC +1 else If delay expired MOVR reg if TEMP > 0**MOVR** If delay not TEMP ← TEMP – 1 MOVR DELAY expired  $RF[2] \leftarrow RF[2] + 2$ TEMP ← RF [reg] Enable the delay else To Control Unit counter TEMP ← TEMP + 1  $RF[2] \leftarrow RF[2] - 2$ br brz addi subi sr0 srh0 clr To Control Delay\_counter ← RF [3] To Control Start the delay counter Unit **Branch** Decoder Logic instruction [7:2] 8 increment\_temp load temp 6 **TEMP** increment pc Register 2 8 To Stepper Operand 1 Instruction Motor PC Memory Stepper Register File **ROM** 8 Write ALU Address Position = RF[2] Select Delay = RF[3] Delay Counter 8 5 **Immediate** Operand 2 Extractor 22

## Stepper ROM

- How does stepper ROM work?
  - It contains eight 4-bit combinations
    - Correspond to the table of signals that need to be driven to a stepper motor to perform half-stepping
  - Lowest three bits of the position register are connected to the address port of this ROM

Consider what happens when the position is 6 and gets increased

by 1 or 2?

| Location | b <sub>3</sub> | b <sub>2</sub> | b <sub>1</sub> | b <sub>0</sub> |
|----------|----------------|----------------|----------------|----------------|
| 000      | 1              | _              | +              | _              |
| 001      | _              | +              | +              | _              |
| 010      | _              | +              | _              | _              |
| 011      | _              | +              | _              | +              |
| 100      | _              | _              | _              | +              |
| 101      | +              | _              | _              | +              |
| 110      | +              | _              | _              | _              |
| 111      | +              | _              | +              | _              |

# MOVR: Cycle By Cycle



# MOVR: Cycle by Cycle



# Finishing the Datapath

• Continuing this procedure for all instructions, gets us to the datapath



#### **Control Signals**

- The datapath includes many control signals, which need to be set appropriately to have the datapath perform the operations we want them to perform
- Analogy
  - Like a pipe system with many valves
  - We need to open correct valves to direct the fluid flow

### **Determining Control Signals**

- To determine how the control signals should be set, we just read the FSMD and look at the datapath
  - Ask yourself: Which "valves" should be open to get the data to flow through the datapath to implement operations specified in the FSMD?
  - This can be done one state at a time
    - No need to worry how states interact; we took care of that when we were designing the FSMD

# Control Signals: ADDI



- State: Fetch
  - No special considerations (for any instruction)!
- Decode and operand fetch
  - No special considerations (for any instruction)!
    - You could set the select\_immediate signal if it makes you happy ©
    - Not needed until the next state, so not necessary to select it here because immediate extractor is combinational!

# Control Signals: ADDI...



- Select the two operands:
- Operand 1 is RF[reg] → op1\_mux\_select = 2'b01
- Operand 2 is immediate → op2\_mux\_select = 2'b01
- Immediate should be selected to be the 3-bit immediate → select\_immediate = whichever\_code\_you\_assigned
- Operation should be selected to be addition → alu\_add\_sub = 1'b0
- Result should come from ALU → result\_mux\_select = 1'b1 (providing that is how you implemented result mux)
- Result should be written to RF[reg] → select\_write\_address = 2'b01
- Results should indeed be written → write\_reg\_file = 1'b1
- PC should be incremented → increment\_pc = 1'b1
- All other signals should be <u>INACTIVE</u>

### Control Signals: BRZ

```
if (RF[0] == 0)

PC \leftarrow PC + sext(imm5)

else

PC \leftarrow PC + 1
```

#### State BRZ

- if register0\_is\_zero
  - Select the two operands
  - Operand 1 is PC → op1\_mux\_select = 2'b00
  - Operand 2 is immediate → op2\_mux\_select = 2'b01
  - Immediate should be selected to be the 5-bit immediate → select\_immediate = whichever\_code\_you\_assigned
  - Operation should be selected to be addition → alu\_add\_sub = 1'b0
  - Result should be written to PC → commit\_branch = 1'b1
- else
  - PC should be incremented → increment\_pc = 1'b1
- All other signals should be INACTIVE

### Control Signals: MOVR



- State MOVR
  - RF[reg] is already connected directly to the TEMP register
  - Only need to enable the TEMP register → load\_temp = 1'b1
- State MOVR STAGE 2
  - if temp\_is\_zero
    - increment\_pc = 1'b1
  - else
    - Delay counter is already connected to RF[3]
    - Only need to enable it → start\_delay\_counter = 1'b1

### Control Signals: MOVR...



- State MOVR STAGE 2 (continued)
- Everything below is under the 'else' branch from the previous slide
  - if temp\_is\_positive
    - decrement\_temp = 1'b1
    - Select the two operands for RF[2] ← RF[2] + 2
    - Operand 1 is RF[2] → op1\_mux\_select = 2'b10
    - Operand 2 is constant 2 → op2\_mux\_select = 2'b11
    - Operation should be selected to be addition → alu\_add\_sub = 1'b0
    - Result should come from ALU → result\_mux\_select = 1'b1 (providing that is how you implemented result mux)

33

- Result should be written to RF[2] → select\_write\_address = 2'b11
- Results should indeed be written → write\_reg\_file = 1'b1

### Control Signals: MOVR...



- State MOVR STAGE 2 (continued)
- Everything below is under the 'else' branch from the previous slide
  - else (i.e. if temp\_is\_negative)
    - increment\_temp = <u>1'b1</u>
    - Select the two operands for RF[2] ← RF[2] 2
    - Operand 1 is RF[2] → op1\_mux\_select = 2'b10
    - Operand 2 is constant 2 → op2\_mux\_select = 2'b11
    - Operation should be selected to be addition → alu\_add\_sub = 1'b1
    - Result should come from ALU → result\_mux\_select = 1'b1 (providing that is how you implemented result mux)
    - Result should be written to RF[2] → select\_write\_address = 2'b11
    - Results should indeed be written → write\_reg\_file = 1'b1

#### Control Signals: MOVR...



#### State MOVR DELAY

- We only need to enable the delay counter
- enable\_delay\_counter = 1'b1
- All other signals should be INACTIVE
- For enable-type signals (e.g. load, write, ...), "inactive" means not active
- For other signals (such as select), inactive means that we do not really care what their values are
  - e.g. if nothing is being written to the register file, it doesn't matter which address the Write Address Select multiplexer is selecting

### Simulating the Datapath



- Assert signals according to the scheme we have developed
  - You will have to put some instructions into the instruction memory to be able to simulate this

#### Simulating the Conditionals

- When we were devising the control signals to be asserted, we had conditions
  - e.g. State BRZ:
    - if register0\_is\_zero
      - •••
    - else
      - . . .
- Since you will have full control of the processor, you will know whether the value in the register R0 is 0 or not
  - Therefore, you will know which signals to assert
  - You should test both cases, to make sure that datapath performs correct operation in both branches of the if statement

# Simulating the Delay

- As stated in the lab handout, the delay in 1/100's of a second takes long to simulate
  - You should make your delay circuit parameterizable, so that its fundamental delay period can be reduced and the simulation does not take long
    - We will see shortly how this can be done
  - If you are not sure when the delay circuit will produce the delay\_done signal, simulate it and see, then set other signals that should depend on it appropriately

# Verilog: Combinational Logic

- Multiplexers should be easy to implement by now
- ALU and immediate extractor are simply some logic that computes something, followed by a multiplexer
  - One thing that might confuse you is the ALU, because it has more than 2 lines to encode 4 operations

#### **ALU** in Verilog

- Imagine you are implementing an ALU, which should compute 4 operations
  - a+b
  - a-b
  - b-a
  - a\*b
- Imagine there are 3 control signals
  - multiply
  - compute\_b\_minus\_a
  - add\_sub
- Meaning of these control signals is as follows
  - If multiply is high, compute a\*b
  - If compute\_b\_minus\_a is high, compute b-a
  - If neither of the above is true
    - If add\_sub is 0
      - Compute a+b
    - Else
      - Compute a-b

#### ALU in Verilog...

In Verilog, we could describe this as follows
 always @(\*)

```
always @(*)
begin
  if (multiply == 1'b1)
    result = a * b;
else if (compute_b_minus_a == 1'b1)
    result = b - a;
else if (add_sub == 1'b0)
    // Add
    result = a + b;
else
    // Subtract
    result = a - b;
end
```

#### Counter with Load

#### endmodule

- What does this counter count?
  - Number of positive clock edges
- We want to add to it the ability to enable/disable the counting

#### Counter with Count Enable

#### endmodule

We want to add to it the ability to load an arbitrary value into the counter

#### Counter with Count Enable and Load

```
We already know how to implement a counter (Lecture 10/11)
module counter n bit (input clk, input reset, input load, input [N-1:0]
   load data, output reg [N-1:0] count);
parameter N=8;
always @(posedge clk, posedge reset)
begin
   if (reset)
         count <= {N{1'b0}};
   else
   begin
         if (load data == 1'b1)
         begin
                  count <= load data;</pre>
         end
         else
         begin
                   if (cnt en == 1'b1)
                            count <= count + 1'b1;</pre>
         end
   end
end
```

endmodule

### **Delay Counter**

 Delay Counter is the only somewhat tricky part of the datapath



- Delay counter loads the amount of delay when the start\_delay\_counter is high
- When the enable\_delay\_counter is high, the counter counts down, until it reaches 0
  - It asserts delay\_done signal once it reaches 0

# Delay Counter Design

- Since counters count clock edges, and our clock's frequency is 50 MHz, we cannot directly count the time intervals specified in 1/100's of a second
- Instead, you should apply the technique that you used when programming AVR's timer
- Employ 2 counters
  - Have one counter that tells you each time a 1/100 of a second has passed
  - The other counter can be loaded with the desired delay, and decremented (i.e. decreased by 1) every time the first counter indicates that a 1/100 of a second has passed
    - Once this other counter reaches 0, the desired interval has  $_{48}$ passed

### Delay Counter Example

 For simplicity of the example, imagine the first counter has period of 3 clock cycles



49

#### Modulo-N counter

- We know that binary counters are normally modulo 2<sup>n</sup>, where n is the number of bits
- What if we want a counter that counts modulo arbitrary number N, which is not a power of 2?

#### Modulo-312 counter

- Count: 0, 1, 2, ..., 310, 311, 0, 1, 2, ...
- 312 can be stored in 9 bits

```
always @(posedge clk)
begin
   if (start == 1'b1)
      count <= 9'b0;
else if ((cnt_enable == 1'b1) && (count < 9'd311))
      count <= count + 1'b1;
else if ((cnt_enable == 1'b1) && (count == 9'd311))
      count <= 9'b0;
end</pre>
```